Josephson 4 K‐bit cache memory design for a prototype signal processor. III. Decoding, sensing, and timing
作者:
W. H. Henkels,
L. M. Geppert,
J. Kadlec,
P. W. Epperlein,
H. Beha,
W. H. Chang,
H. Jaeckel,
期刊:
Journal of Applied Physics
(AIP Available online 1985)
卷期:
Volume 58,
issue 6
页码: 2389-2399
ISSN:0021-8979
年代: 1985
DOI:10.1063/1.336303
出版商: AIP
数据来源: AIP
摘要:
Designs for peripheral and timing circuits for a Josephson cache memory chip, organized as 1 K × 4‐bits, are described. The designs were carried out employing a 2.5‐&mgr;m minimum‐linewidth niobium edge‐junction technology, in conjunction with the memory cell and driver array design described in the preceding companion paper. Significant changes in decoding, sensing, and timing, relating to widening operating margins over a predecessor all‐Pb‐alloy design are described in detail. The resultant nominal chip access time and power are, respectively, 970 ps and 10 mW.
点击下载:
PDF
(974KB)
返 回